A Multi-loop Calibration-free Phase-locked Loop (PLL) for Wideband Clock Generation

Download A Multi-loop Calibration-free Phase-locked Loop (PLL) for Wideband Clock Generation PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 123 pages
Book Rating : 4.:/5 (19 download)

DOWNLOAD NOW!


Book Synopsis A Multi-loop Calibration-free Phase-locked Loop (PLL) for Wideband Clock Generation by : Dihang Yang

Download or read book A Multi-loop Calibration-free Phase-locked Loop (PLL) for Wideband Clock Generation written by Dihang Yang and published by . This book was released on 2019 with total page 123 pages. Available in PDF, EPUB and Kindle. Book excerpt: In a wide-band RF system, the RF channel is located within 50 MHz to 9 GHz. A high-frequency resolution phase-locked loop (PLL) with 100$\%$ tuning range oscillator is the core to generate the RF carrier frequency which covers such a wide range. The phase noise and spurs of the PLL are required to be low to avoid degrading RF system performance. A PLL applies $\Sigma \Delta$ modulation to increases its resolution and is known as a fractional-N PLL, but $\Sigma \Delta$ modulation introduces considerable quantization noise into the loop. The nonlinearity of the PLL also converts part of the noise into fractional-N spurs. Noise cancellation is usually applied to eliminate this quantization noise. Calibration, often with long settling time, is necessary to maintain cancellation efficiency. Power intensive calibration is also required to notch spurious tones. In this thesis, we first investigate the delay-locked loop (DLL) and attempt to use DLL to replace PLL as an RF frequency synthesizer. An LTI model of DLL is established, which indicates the limitation of DLL as a high-performance synthesizer. Then, the thesis focuses on PLL again. A calibration-free triple-loop PLL is introduced. The merits of heterodyne PLL are rediscovered, which applies a mixer in the loop to translate the VCO frequency to a low-frequency feedback signal. By implementing the harmonic mixing concept, the designed prototype effectively reduces the pulling risk of a traditional heterodyne PLL, allowing it to be integrated on a single chip. This PLL provides higher-order noise filtering and can naturally reduce fractional-N PLL noise and spurs. An analytical model for this PLL is also presented, which allows us to fully appreciate this PLL and optimize the loop design. After this, a sub-sampling PLL-based low-noise frequency extender is introduced, which increases the tuning range of an oscillator from 30$\%$ to 100$\%$, and requires only a small chip area. By combining the triple-loop PLL and the frequency extender, a synthesizer which can support a wideband radio system is achieved.

Digital Phase-locked Loops for Multi-GHz Clock Generation

Download Digital Phase-locked Loops for Multi-GHz Clock Generation PDF Online Free

Author :
Publisher :
ISBN 13 : 9781109862881
Total Pages : 90 pages
Book Rating : 4.8/5 (628 download)

DOWNLOAD NOW!


Book Synopsis Digital Phase-locked Loops for Multi-GHz Clock Generation by : Volodymyr Kratyuk

Download or read book Digital Phase-locked Loops for Multi-GHz Clock Generation written by Volodymyr Kratyuk and published by . This book was released on 2007 with total page 90 pages. Available in PDF, EPUB and Kindle. Book excerpt: A systematic design procedure for a second-order digital phase-locked loop with a linear phase detector is proposed. The design procedure is based on the analogy between a type-II second-order analog PLL and a digital PLL. A new digital PLL architecture featuring a linear phase detector which eliminates the noise-bandwidth tradeoff is presented. It employs a stochastic time-to-digital converter (STDC) and a high frequency delta-sigma dithering to achieve a wide PLL bandwidth and a low jitter. The measured results obtained from the prototype chip demonstrate a significant jitter improvement with the STDC.

Phase Locked Loops 6/e : Design, Simulation, and Applications

Download Phase Locked Loops 6/e : Design, Simulation, and Applications PDF Online Free

Author :
Publisher : McGraw Hill Professional
ISBN 13 : 9780071493758
Total Pages : 505 pages
Book Rating : 4.4/5 (937 download)

DOWNLOAD NOW!


Book Synopsis Phase Locked Loops 6/e : Design, Simulation, and Applications by : Roland Best

Download or read book Phase Locked Loops 6/e : Design, Simulation, and Applications written by Roland Best and published by McGraw Hill Professional. This book was released on 2007-07-23 with total page 505 pages. Available in PDF, EPUB and Kindle. Book excerpt: The Definitive Introduction to Phase-Locked Loops, Complete with Software for Designing Wireless Circuits! The Sixth Edition of Roland Best's classic Phase-Locked Loops has been updated to equip you with today's definitive introduction to PLL design, complete with powerful PLL design and simulation software written by the author. Filled with all the latest PLL advances, this celebrated sourcebook now includes new chapters on frequency synthesis…CAD for PLLs…mixed-signal PLLs…all-digital PLLs…and software PLLs_plus a new collection of sample communications applications. An essential tool for achieving cutting-edge PLL design, the Sixth Edition of Phase-Locked Loops features: A wealth of easy-to-use methods for designing phase-locked loops Over 200 detailed illustrations New to this edition: new chapters on frequency synthesis, including fractional-N PLL frequency synthesizers using sigma-delta modulators; CAD for PLLs, mixed-signal PLLs, all-digital PLLs, and software PLLs; new PLL communications applications, including an overview on digital modulation techniques Inside this Updated PLL Design Guide • Introduction to PLLs • Mixed-Signal PLL Components • Mixed-Signal PLL Analysis • PLL Performance in the Presence of Noise • Design Procedure for Mixed-Signal PLLs • Mixed-Signal PLL Applications • Higher Order Loops • CAD and Simulation of Mixed-Signal PLLs • All-Digital PLLs (ADPLLs) • CAD and Simulation of ADPLLs • The Software PLL (SPLL) • The PLL in Communications • State-of-the-Art Commercial PLL Integrated Circuits • Appendices: The Pull-In Process • The Laplace Transform • Digital Filter Basics • Measuring PLL Parameters

Phase-Locked Loops for Wireless Communications

Download Phase-Locked Loops for Wireless Communications PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 0792376021
Total Pages : 424 pages
Book Rating : 4.7/5 (923 download)

DOWNLOAD NOW!


Book Synopsis Phase-Locked Loops for Wireless Communications by : Donald R. Stephens

Download or read book Phase-Locked Loops for Wireless Communications written by Donald R. Stephens and published by Springer Science & Business Media. This book was released on 2002 with total page 424 pages. Available in PDF, EPUB and Kindle. Book excerpt: A tutorial of phase-locked loops from analogue implementations to digital and optical designs. This text establishes a foundation of continuous-time analysis techniques and maintains a consistent notation as discrete-time and non-uniform sampling are presented. It examines charge pumps and the complementary sequential phase detector. Frequency synthesizers and digital divider analysis/techniques are also included in this edition.; Starting with a historical overview, presenting analogue, digital, and optical PLLs, discussing phase noise analysis, and including circuits/algorithms for data synchronization, this volume illustrates the techniques being used in this field.; The subjects covered include: development of phase-locked loops from analogue to digital and optical, with notation throughout; expanded coverage of the loop filters used to design second- and third-order PLLs; design examples on delay-locked loops used to synchronize circuits on CPUs and ASICS; new material on digital dividers that dominate a frequency synthesizer's noise floor; techniques to analytically estimate the phase noise of a divider; presentation of optical phase-locked loops with primers on the optical components and fundamentals of optical mixing; a section on automatic frequency control to provide frequency-locking of the lasers instead of phase-locking; and a presentation of charge pumps, counters, and delay-locked loops.; This volume includes the topics that should be of interest to wireless, optics, and the traditional phase-locked loop specialist to design circuits and software algorithms.

A Wide Band Adaptive All Digital Phase Locked Loop With Self Jitter Measurement and Calibration

Download A Wide Band Adaptive All Digital Phase Locked Loop With Self Jitter Measurement and Calibration PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 334 pages
Book Rating : 4.:/5 (13 download)

DOWNLOAD NOW!


Book Synopsis A Wide Band Adaptive All Digital Phase Locked Loop With Self Jitter Measurement and Calibration by : Bo Jiang

Download or read book A Wide Band Adaptive All Digital Phase Locked Loop With Self Jitter Measurement and Calibration written by Bo Jiang and published by . This book was released on 2016 with total page 334 pages. Available in PDF, EPUB and Kindle. Book excerpt: The expanding growth of mobile products and services has led to various wireless communication standards that employ different spectrum bands and protocols to provide data, voice or video communication services. Software defined radio and cognitive radio are emerging techniques that can dynamically integrate various standards to provide seamless global coverage, including global roaming across geographical regions, and interfacing with different wireless networks. In software defined radio and cognitive radio, one of the most critical RF blocks that need to exhibit frequency agility is the phase lock loop (PLL) frequency synthesizer. In order to access various standards, the frequency synthesizer needs to have wide frequency tuning range, fast tuning speed, and low phase noise and frequency spur. The traditional analog charge pump frequency synthesizer circuit design is becoming difficult due to the continuous down-scalings of transistor feature size and power supply voltage. The goal of this project was to develop an all digital phase locked loop (ADPLL) as the alternative solution technique in RF transceivers by taking advantage of digital circuitry’s characteristic features of good scalability, robustness against process variation and high noise margin. The targeted frequency bands for our ADPLL design included 880MHz-960MHz, 1.92GHz-2.17GHz, 2.3GHz-2.7GHz, 3.3GHz-3.8GHz and 5.15GHz-5.85GHz that are used by wireless communication standards such as GSM, UMTS, bluetooth, WiMAX and Wi-Fi etc. This project started with the system level model development for characterizing ADPLL phase noise, fractional spur and locking speed. Then an on-chip jitter detector and parameter adapter was designed for ADPLL to perform self-tuning and self-calibration to accomplish high frequency purity and fast frequency locking in each frequency band. A novel wide band DCO is presented for multi-band wireless application. The proposed wide band adaptive ADPLL was implemented in the IBM 0.13μm CMOS technology. The phase noise performance, the frequency locking speed as well as the tuning range of the digitally controlled oscillator was assessed and agrees well with the theoretical analysis.

Phase-Locked Frequency Generation and Clocking

Download Phase-Locked Frequency Generation and Clocking PDF Online Free

Author :
Publisher : Institution of Engineering and Technology
ISBN 13 : 1785618857
Total Pages : 736 pages
Book Rating : 4.7/5 (856 download)

DOWNLOAD NOW!


Book Synopsis Phase-Locked Frequency Generation and Clocking by : Woogeun Rhee

Download or read book Phase-Locked Frequency Generation and Clocking written by Woogeun Rhee and published by Institution of Engineering and Technology. This book was released on 2020-06-09 with total page 736 pages. Available in PDF, EPUB and Kindle. Book excerpt: Phase-Locked Frequency Generation and Clocking covers essential topics and issues in current Phase-Locked Loop design, from a light touch of fundamentals to practical design aspects. Both wireless and wireline systems are considered in the design of low noise frequency generation and clocking systems. Topics covered include architecture and design, digital-intensive Phase-Locked Loops, low noise frequency generation and modulation, clock-and-data recovery, and advanced clocking and clock generation systems. The book not only discusses fundamental architectures, system design considerations, and key building blocks but also covers advanced design techniques and architectures in frequency generation and clocking systems. Readers can expect to gain insights into phase-locked clocking as well as system perspectives and circuit design aspects in modern Phase-Locked Loop design.

Phase Locked Loop Design as a Frequency Multiplier

Download Phase Locked Loop Design as a Frequency Multiplier PDF Online Free

Author :
Publisher :
ISBN 13 : 9783659249532
Total Pages : 0 pages
Book Rating : 4.2/5 (495 download)

DOWNLOAD NOW!


Book Synopsis Phase Locked Loop Design as a Frequency Multiplier by : George Tom Varghese

Download or read book Phase Locked Loop Design as a Frequency Multiplier written by George Tom Varghese and published by . This book was released on 2012-10 with total page 0 pages. Available in PDF, EPUB and Kindle. Book excerpt: High-performance digital systems use clocks to sequence operations and synchronize between functional units and between ICs. Clock frequencies and data rates have been increasing with each generation of processing technology and processor architecture. Phase locked-loops (PLLs) are widely used to generate well-timed on-chip clocks in high-performance digital systems. A PLL is a closed loop frequency system that locks the phase of an output signal to an input reference signal. PLL's are widely used in computer, radio, and telecommunications systems where it is necessary to stabilize a generated signal or to detect signals. The term "lock" refers to a constant or zero phase difference between two signals. The signal from the feedback path is compared to the input reference signal, until the two signals are locked. If the phase is unmatched, this is called the unlocked state, and the signal is sent to each component in the loop to correct the phase difference. These components consist of the Phase Frequency Detector (PFD), the charge pump (CP), the low pass filter (LPF), the voltage controlled oscillator (VCO) and divide by counter. The PFD detects any phase differences in and and then generates an error signal. According to that error signal the CP either increases or decreases the amount of charge to the LPF. This amount of charge either speeds up or slows down the VCO. The loop continues in this process until the phase difference between and is zero or constant--this is the locked mode. After the loop has attained a locked status, the loop still continues in the process but the output of each component is constant. The output signal has the same phase and/or frequency as .A divider can be used in the feedback path to synthesize a frequency different than that of the reference signal. The application I chose in designing the PLL was a frequency synthesizer. A frequency synthesizer generates a frequency that can have a different frequency from the original reference si.

Phase-Locked Loops

Download Phase-Locked Loops PDF Online Free

Author :
Publisher : McGraw Hill Professional
ISBN 13 : 0071501231
Total Pages : 434 pages
Book Rating : 4.0/5 (715 download)

DOWNLOAD NOW!


Book Synopsis Phase-Locked Loops by : Roland Best

Download or read book Phase-Locked Loops written by Roland Best and published by McGraw Hill Professional. This book was released on 2003-07-11 with total page 434 pages. Available in PDF, EPUB and Kindle. Book excerpt: Phase Locked Loops (PLLs) are electronic circuits used for frequency control. Anything using radio waves, from simple radios and cell phones to sophisticated military communications gear uses PLLs.The communications industry’s big move into wireless in the past two years has made this mature topic red hot again. The fifth edition of this classic circuit reference comes complete with extremely valuable PLL design software written by Dr. Best. The software alone is worth many times the price of the book. The new edition also includes new chapters on frequency synthesis, CAD for PLLs, mixed-signal PLLs, and a completely new collection of sample communications applications.

Phase-Locked Loops

Download Phase-Locked Loops PDF Online Free

Author :
Publisher : John Wiley & Sons
ISBN 13 : 1119909066
Total Pages : 389 pages
Book Rating : 4.1/5 (199 download)

DOWNLOAD NOW!


Book Synopsis Phase-Locked Loops by : Woogeun Rhee

Download or read book Phase-Locked Loops written by Woogeun Rhee and published by John Wiley & Sons. This book was released on 2023-12-19 with total page 389 pages. Available in PDF, EPUB and Kindle. Book excerpt: Phase-Locked Loops Discover the essential materials for phase-locked loop circuit design, from fundamentals to practical design aspects A phase-locked loop (PLL) is a type of circuit with a range of important applications in telecommunications and computing. It generates an output signal with a controlled relationship to an input signal, such as an oscillator which matches the phases of input and output signals. This is a critical function in coherent communication systems, with the result that the theory and design of these circuits are essential to electronic communications of all kinds. Phase-Locked Loops: System Perspectives and Circuit Design Aspects provides a concise, accessible introduction to PLL design. It introduces readers to the role of PLLs in modern communication systems, the fundamental techniques of phase-lock circuitry, and the possible applications of PLLs in a wide variety of electronic communications contexts. The first book of its kind to incorporate modern architectures and to balance theoretical fundamentals with detailed design insights, this promises to be a must-own text for students and industry professionals. The book also features: Coverage of PLL basics with insightful analysis and examples tailored for circuit designers Applications of PLLs for both wireless and wireline systems Practical circuit design aspects for modern frequency generation, frequency modulation, and clock recovery systems Phase-Locked Loops is essential for graduate students and advanced undergraduates in integrated circuit design, as well researchers and engineers in electrical and computing subjects.

Design of an Ultra-low Phase Noise and Wide-band Digital Phase Locked Loop for AWS and PCS Band Applications and CppSim Evaluation

Download Design of an Ultra-low Phase Noise and Wide-band Digital Phase Locked Loop for AWS and PCS Band Applications and CppSim Evaluation PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 152 pages
Book Rating : 4.:/5 (968 download)

DOWNLOAD NOW!


Book Synopsis Design of an Ultra-low Phase Noise and Wide-band Digital Phase Locked Loop for AWS and PCS Band Applications and CppSim Evaluation by : Sathya Narasimman Tiagaraj

Download or read book Design of an Ultra-low Phase Noise and Wide-band Digital Phase Locked Loop for AWS and PCS Band Applications and CppSim Evaluation written by Sathya Narasimman Tiagaraj and published by . This book was released on 2016 with total page 152 pages. Available in PDF, EPUB and Kindle. Book excerpt: A phase-locked loop (PLL) frequency synthesizer suitable for multi-band transceivers is proposed in this thesis. The multi band frequency synthesizer uses a Voltage Controlled LC Oscillator that is controlled digitally by a Time to Digital Converter, and an analog loop that determines the fine control voltage. The Frequency Synthesizer is a wide band PLL with a reference of 30 MHz and covers a frequency range of 1667 to 2175 MHz with a low average conversion gain of

Low-Noise Low-Power Design for Phase-Locked Loops

Download Low-Noise Low-Power Design for Phase-Locked Loops PDF Online Free

Author :
Publisher : Springer
ISBN 13 : 3319122002
Total Pages : 106 pages
Book Rating : 4.3/5 (191 download)

DOWNLOAD NOW!


Book Synopsis Low-Noise Low-Power Design for Phase-Locked Loops by : Feng Zhao

Download or read book Low-Noise Low-Power Design for Phase-Locked Loops written by Feng Zhao and published by Springer. This book was released on 2014-11-25 with total page 106 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation. The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage. Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters.

Monolithic Phase-Locked Loops and Clock Recovery Circuits

Download Monolithic Phase-Locked Loops and Clock Recovery Circuits PDF Online Free

Author :
Publisher : John Wiley & Sons
ISBN 13 : 9780780311497
Total Pages : 516 pages
Book Rating : 4.3/5 (114 download)

DOWNLOAD NOW!


Book Synopsis Monolithic Phase-Locked Loops and Clock Recovery Circuits by : Behzad Razavi

Download or read book Monolithic Phase-Locked Loops and Clock Recovery Circuits written by Behzad Razavi and published by John Wiley & Sons. This book was released on 1996-04-18 with total page 516 pages. Available in PDF, EPUB and Kindle. Book excerpt: Featuring an extensive 40 page tutorial introduction, this carefully compiled anthology of 65 of the most important papers on phase-locked loops and clock recovery circuits brings you comprehensive coverage of the field-all in one self-contained volume. You'll gain an understanding of the analysis, design, simulation, and implementation of phase-locked loops and clock recovery circuits in CMOS and bipolar technologies along with valuable insights into the issues and trade-offs associated with phase locked systems for high speed, low power, and low noise.

Phase-Locking in High-Performance Systems

Download Phase-Locking in High-Performance Systems PDF Online Free

Author :
Publisher : Wiley-IEEE Press
ISBN 13 : 9780471447276
Total Pages : 736 pages
Book Rating : 4.4/5 (472 download)

DOWNLOAD NOW!


Book Synopsis Phase-Locking in High-Performance Systems by : Behzad Razavi

Download or read book Phase-Locking in High-Performance Systems written by Behzad Razavi and published by Wiley-IEEE Press. This book was released on 2003-02-27 with total page 736 pages. Available in PDF, EPUB and Kindle. Book excerpt: Comprehensive coverage of recent developments in phase-locked loop technology The rapid growth of high-speed semiconductor and communication technologies has helped make phase-locked loops (PLLs) an essential part of memories, microprocessors, radio-frequency (RF) transceivers, broadband data communication systems, and other burgeoning fields. Complementing his 1996 Monolithic Phase-Locked Loops and Clock Recovery Circuits (Wiley-IEEE Press), Behzad Razavi now has collected the most important recent writing on PLL into a comprehensive, self-contained look at PLL devices, circuits, and architectures. Phase-Locking in High-Performance Systems: From Devices to Architectures' five original tutorials and eighty-three key papers provide an eminently readable foundation in phase-locked systems. Analog and digital circuit designers will glean a wide range of practical information from the book's . . . * Tutorials dealing with devices, delay-locked loops (DLLs), fractional-N synthesizers, bang-bang PLLs, and simulation of phase noise and jitter * In-depth discussions of passive devices such as inductors, transformers, and varactors * Papers on the analysis of phase noise and jitter in various types of oscillators * Concentrated examinations of building blocks, including the design of oscillators, frequency dividers, and phase/frequency detectors * Articles addressing the problem of clock generation by phase-locking for timing and digital applications, RF synthesis, and the application of phase-locking to clock and data recovery circuits In tandem with its companion volume, Phase-Locking in High-Performance Systems: From Devices to Architectures is a superb reference for anyone working on, or seeking to better understand, this rapidly-developing and increasingly central technology.

Pll Performance, Simulation and Design

Download Pll Performance, Simulation and Design PDF Online Free

Author :
Publisher : Dog Ear Publishing
ISBN 13 : 1598581341
Total Pages : 346 pages
Book Rating : 4.5/5 (985 download)

DOWNLOAD NOW!


Book Synopsis Pll Performance, Simulation and Design by : Dean Banerjee

Download or read book Pll Performance, Simulation and Design written by Dean Banerjee and published by Dog Ear Publishing. This book was released on 2006-08 with total page 346 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book is intended for the reader who wishes to gain a solid understanding of Phase Locked Loop architectures and their applications. It provides a unique balance between both theoretical perspectives and practical design trade-offs. Engineers faced with real world design problems will find this book to be a valuable reference providing example implementations, the underlying equations that describe synthesizer behavior, and measured results that will improve confidence that the equations are a reliable predictor of system behavior. New material in the Fourth Edition includes partially integrated loop filter implementations, voltage controlled oscillators, and modulation using the PLL.

Design of Phase-locked Loop Circuits with Experiments

Download Design of Phase-locked Loop Circuits with Experiments PDF Online Free

Author :
Publisher : Prentice Hall
ISBN 13 :
Total Pages : 262 pages
Book Rating : 4.3/5 (91 download)

DOWNLOAD NOW!


Book Synopsis Design of Phase-locked Loop Circuits with Experiments by : Howard M. Berlin

Download or read book Design of Phase-locked Loop Circuits with Experiments written by Howard M. Berlin and published by Prentice Hall. This book was released on 1978 with total page 262 pages. Available in PDF, EPUB and Kindle. Book excerpt:

A Digital Multiplying Delay Locked Loop for High Frequency Clock Generation

Download A Digital Multiplying Delay Locked Loop for High Frequency Clock Generation PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 31 pages
Book Rating : 4.:/5 (761 download)

DOWNLOAD NOW!


Book Synopsis A Digital Multiplying Delay Locked Loop for High Frequency Clock Generation by : Tushar Uttarwar

Download or read book A Digital Multiplying Delay Locked Loop for High Frequency Clock Generation written by Tushar Uttarwar and published by . This book was released on 2011 with total page 31 pages. Available in PDF, EPUB and Kindle. Book excerpt: As Moore's Law continues to give rise to ever shrinking channel lengths, circuits are becoming more digital and ever increasingly faster. Generating high frequency clocks in such scaled processes is becoming a tough challenge. Digital phase locked loops (DPLLs) are being explored as an alternative to conventional analog PLLs but suffer from issues such as low bandwidth and higher quantization noise. A digital multiplying delay locked loop (DMDLL) is proposed which aims at leveraging the benefit of high bandwidth of DLL while at the same time achieving the frequency multiplication property of PLL. It also offers the benefits of easier portability across process and occupies lesser area. The proposed DMDLL uses a simple flip-flop as 1-bit TDC (Time Digital Converter) for Phase Detector (PD). A digital accumulator acts as integrator for loop filter while a [delta-sigma] DAC in combination with a VCO acts like a DCO. A carefully designed select logic in conjunction with a MUX achieves frequency multiplication. The proposed digital MDLL is taped out in 130nm process and tested to obtain 1.4GHz output frequency with 1.6ps RMS jitter, 17ps peak-to-peak jitter and -50dbC/Hz reference spurs.

Phase-locked Loops & Their Application

Download Phase-locked Loops & Their Application PDF Online Free

Author :
Publisher :
ISBN 13 : 9780471041757
Total Pages : 444 pages
Book Rating : 4.0/5 (417 download)

DOWNLOAD NOW!


Book Synopsis Phase-locked Loops & Their Application by : William C. Lindsey

Download or read book Phase-locked Loops & Their Application written by William C. Lindsey and published by . This book was released on 1978 with total page 444 pages. Available in PDF, EPUB and Kindle. Book excerpt: