Low Cost Power and Supply Noise Estimation and Control in Scan Testing of VLSI Circuits

Download Low Cost Power and Supply Noise Estimation and Control in Scan Testing of VLSI Circuits PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : pages
Book Rating : 4.:/5 (779 download)

DOWNLOAD NOW!


Book Synopsis Low Cost Power and Supply Noise Estimation and Control in Scan Testing of VLSI Circuits by : Zhongwei Jiang

Download or read book Low Cost Power and Supply Noise Estimation and Control in Scan Testing of VLSI Circuits written by Zhongwei Jiang and published by . This book was released on 2012 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: Test power is an important issue in deep submicron semiconductor testing. Too much power supply noise and too much power dissipation can result in excessive temperature rise, both leading to overkill during delay test. Scan-based test has been widely adopted as one of the most commonly used VLSI testing method. The test power during scan testing comprises shift power and capture power. The power consumed in the shift cycle dominates the total power dissipation. It is crucial for IC manufacturing companies to achieve near constant power consumption for a given timing window in order to keep the chip under test (CUT) at a near constant temperature, to make it easy to characterize the circuit behavior and prevent delay test over kill. To achieve constant test power, first, we built a fast and accurate power model, which can estimate the shift power without logic simulation of the circuit. We also proposed an efficient and low power X-bit Filling process, which could potentially reduce both the shift power and capture power. Then, we introduced an efficient test pattern reordering algorithm, which achieves near constant power between groups of patterns. The number of patterns in a group is determined by the thermal constant of the chip. Experimental results show that our proposed power model has very good correlation. Our proposed X-Fill process achieved both minimum shift power and capture power. The algorithm supports multiple scan chains and can achieve constant power within different regions of the chip. The greedy test pattern reordering algorithm can reduce the power variation from 29-126 percent to 8-10 percent or even lower if we reduce the power variance threshold. Excessive noise can significantly affect the timing performance of Deep Sub-Micron (DSM) designs and cause non-trivial additional delay. In delay test generation, test compaction and test fill techniques can produce excessive power supply noise. This can result in delay test overkill. Prior approaches to power supply noise aware delay test compaction are too costly due to many logic simulations, and are limited to static compaction. We proposed a realistic low cost delay test compaction flow that guardbands the delay using a sequence of estimation metrics to keep the circuit under test supply noise more like functional mode. This flow has been implemented in both static compaction and dynamic compaction. We analyzed the relationship between delay and voltage drop, and the relationship between effective weighted switching activity (WSA) and voltage drop. Based on these correlations, we introduce the low cost delay test pattern compaction framework considering power supply noise. Experimental results on ISCAS89 circuits show that our low cost framework is up to ten times faster than the prior high cost framework. Simulation results also verify that the low cost model can correctly guardband every path's extra noise-induced delay. We discussed the rules to set different constraints in the levelized framework. The veto process used in the compaction can be also applied to other constraints, such as power and temperature.

Power Supply Noise Management

Download Power Supply Noise Management PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 258 pages
Book Rating : 4.:/5 (7 download)

DOWNLOAD NOW!


Book Synopsis Power Supply Noise Management by : Tung-Yeh Wu

Download or read book Power Supply Noise Management written by Tung-Yeh Wu and published by . This book was released on 2010 with total page 258 pages. Available in PDF, EPUB and Kindle. Book excerpt: Power supply noise has become a critical issue for low power and high performance circuit design in recent years. The rapid scaling of the CMOS process has pushed the limit further and further in building low-cost and increasingly complex digital VLSI systems. Continued technology scaling has contributed to significant improvements in performance, increases in transistor density, and reductions in power consumption. However, smaller feature sizes, higher operation frequencies, and supply voltage reduction make current and future VLSI systems more vulnerable to power supply noise. Therefore, there is a strong demand for strategies to prevent problems caused by power supply noise. Design challenges exist in different design phases to reduce power supply noise. In terms of physical design, careful power distribution design is required, since it directly determines the quality of power stability and the timing integrity. In addition, power management, such as switching mode of the power gating technique, is another major challenge during the circuit design phase. A bad power gating switching strategy may draw an excessive rush current and slow down other active circuitry. After the circuit is implemented, another critical design challenge is to estimate power supply noise. Designers need to be aware of the voltage drop in order to enhance the power distribution network without wasting unnecessary design resources. However, estimating power supply noise is usually difficult, especially finding the circuit activity which induces the maximum supply noise. Blind search may be very time consuming and not effective. At post-silicon test, detecting power supply noise within a chip is also challenging. The visibility of supply noise is low since there is no trivial method to measure it. However, the supply noise measurement result on silicon is critical to debug and to characterize the chip. This dissertation focuses on novel circuit designs and design methodologies to prevent problems resulted from power supply noise in different design phases. First, a supply noise estimation methodology is developed. This methodology systematically searches the circuit activity inducing the maximum voltage drop. Meanwhile, once the circuit activity is found, it is validated through instruction execution. Therefore, the estimated voltage drop is a realistic estimation close to the real phenomenon. Simulation results show that this technique is able to find the circuit activity more efficiently and effectively compared to random simulation. Second, two on-chip power supply noise detectors are designed to improve the visibility of voltage drop during test phase. The first detector facilitates insertion of numerous detectors when there is a need for additional test points, such as a fine-grained power gating design or a circuit with multiple power domains. It focuses on minimizing the area consumption of the existing detector. This detector significantly reduces the area consumption compared to the conventional approach without losing accuracy due to the area minimization. The major goal of designing the second on-chip detector is to achieve self-calibration under process and temperature variations. Simulation and silicon measurement results demonstrate the capability of self-calibration regardless these variations. Lastly, a robust power gating reactivation technique is designed. This reactivation scheme utilizes the on-chip detector presented in this dissertation to monitor power supply noise in real time. It takes a dynamic approach to control the wakeup sequence according to the ambient voltage level. Simulation results demonstrate the ability to prevent the excessive voltage drop while the ambient active circuitry induces a high voltage drop during the wakeup phase. As a result, the fixed design resource, which is used to prevent the voltage emergency, can potentially be reduced by utilizing the dynamic reactivation scheme.

Power-Aware Testing and Test Strategies for Low Power Devices

Download Power-Aware Testing and Test Strategies for Low Power Devices PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 1441909281
Total Pages : 376 pages
Book Rating : 4.4/5 (419 download)

DOWNLOAD NOW!


Book Synopsis Power-Aware Testing and Test Strategies for Low Power Devices by : Patrick Girard

Download or read book Power-Aware Testing and Test Strategies for Low Power Devices written by Patrick Girard and published by Springer Science & Business Media. This book was released on 2010-03-11 with total page 376 pages. Available in PDF, EPUB and Kindle. Book excerpt: Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

System-on-Chip Test Architectures

Download System-on-Chip Test Architectures PDF Online Free

Author :
Publisher : Morgan Kaufmann
ISBN 13 : 0080556809
Total Pages : 893 pages
Book Rating : 4.0/5 (85 download)

DOWNLOAD NOW!


Book Synopsis System-on-Chip Test Architectures by : Laung-Terng Wang

Download or read book System-on-Chip Test Architectures written by Laung-Terng Wang and published by Morgan Kaufmann. This book was released on 2010-07-28 with total page 893 pages. Available in PDF, EPUB and Kindle. Book excerpt: Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost. This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs. Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples. Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book. Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits. Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing. Practical problems at the end of each chapter for students.

Science Abstracts

Download Science Abstracts PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 1360 pages
Book Rating : 4.3/5 (243 download)

DOWNLOAD NOW!


Book Synopsis Science Abstracts by :

Download or read book Science Abstracts written by and published by . This book was released on 1995 with total page 1360 pages. Available in PDF, EPUB and Kindle. Book excerpt:

Scientific and Technical Aerospace Reports

Download Scientific and Technical Aerospace Reports PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 464 pages
Book Rating : 4.:/5 (3 download)

DOWNLOAD NOW!


Book Synopsis Scientific and Technical Aerospace Reports by :

Download or read book Scientific and Technical Aerospace Reports written by and published by . This book was released on 1995 with total page 464 pages. Available in PDF, EPUB and Kindle. Book excerpt:

Electrical & Electronics Abstracts

Download Electrical & Electronics Abstracts PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 1904 pages
Book Rating : 4.3/5 (243 download)

DOWNLOAD NOW!


Book Synopsis Electrical & Electronics Abstracts by :

Download or read book Electrical & Electronics Abstracts written by and published by . This book was released on 1997 with total page 1904 pages. Available in PDF, EPUB and Kindle. Book excerpt:

Dissertation Abstracts International

Download Dissertation Abstracts International PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 564 pages
Book Rating : 4.F/5 ( download)

DOWNLOAD NOW!


Book Synopsis Dissertation Abstracts International by :

Download or read book Dissertation Abstracts International written by and published by . This book was released on 1987 with total page 564 pages. Available in PDF, EPUB and Kindle. Book excerpt:

VLSI Design

Download VLSI Design PDF Online Free

Author :
Publisher : I. K. International Pvt Ltd
ISBN 13 : 9380026676
Total Pages : 415 pages
Book Rating : 4.3/5 (8 download)

DOWNLOAD NOW!


Book Synopsis VLSI Design by : K. Lal Kishore

Download or read book VLSI Design written by K. Lal Kishore and published by I. K. International Pvt Ltd. This book was released on 2013-12-30 with total page 415 pages. Available in PDF, EPUB and Kindle. Book excerpt: Aimed primarily for undergraduate students pursuing courses in VLSI design, the book emphasizes the physical understanding of underlying principles of the subject. It not only focuses on circuit design process obeying VLSI rules but also on technological aspects of Fabrication. VHDL modeling is discussed as the design engineer is expected to have good knowledge of it. Various Modeling issues of VLSI devices are focused which includes necessary device physics to the required level. With such an in-depth coverage and practical approach practising engineers can also use this as ready reference. Key features: Numerous practical examples. Questions with solutions that reflect the common doubts a beginner encounters. Device Fabrication Technology. Testing of CMOS device BiCMOS Technological issues. Industry trends. Emphasis on VHDL.

Counterfeit Integrated Circuits

Download Counterfeit Integrated Circuits PDF Online Free

Author :
Publisher : Springer
ISBN 13 : 3319118242
Total Pages : 282 pages
Book Rating : 4.3/5 (191 download)

DOWNLOAD NOW!


Book Synopsis Counterfeit Integrated Circuits by : Mark (Mohammad) Tehranipoor

Download or read book Counterfeit Integrated Circuits written by Mark (Mohammad) Tehranipoor and published by Springer. This book was released on 2015-02-12 with total page 282 pages. Available in PDF, EPUB and Kindle. Book excerpt: This timely and exhaustive study offers a much-needed examination of the scope and consequences of the electronic counterfeit trade. The authors describe a variety of shortcomings and vulnerabilities in the electronic component supply chain, which can result in counterfeit integrated circuits (ICs). Not only does this book provide an assessment of the current counterfeiting problems facing both the public and private sectors, it also offers practical, real-world solutions for combatting this substantial threat. · Helps beginners and practitioners in the field by providing a comprehensive background on the counterfeiting problem; · Presents innovative taxonomies for counterfeit types, test methods, and counterfeit defects, which allows for a detailed analysis of counterfeiting and its mitigation; · Provides step-by-step solutions for detecting different types of counterfeit ICs; · Offers pragmatic and practice-oriented, realistic solutions to counterfeit IC detection and avoidance, for industry and government.

The Engineering Index Annual

Download The Engineering Index Annual PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 2264 pages
Book Rating : 4.:/5 (319 download)

DOWNLOAD NOW!


Book Synopsis The Engineering Index Annual by :

Download or read book The Engineering Index Annual written by and published by . This book was released on 1992 with total page 2264 pages. Available in PDF, EPUB and Kindle. Book excerpt: Since its creation in 1884, Engineering Index has covered virtually every major engineering innovation from around the world. It serves as the historical record of virtually every major engineering innovation of the 20th century. Recent content is a vital resource for current awareness, new production information, technological forecasting and competitive intelligence. The world?s most comprehensive interdisciplinary engineering database, Engineering Index contains over 10.7 million records. Each year, over 500,000 new abstracts are added from over 5,000 scholarly journals, trade magazines, and conference proceedings. Coverage spans over 175 engineering disciplines from over 80 countries. Updated weekly.

CMOS Digital Integrated Circuits

Download CMOS Digital Integrated Circuits PDF Online Free

Author :
Publisher :
ISBN 13 : 9780071243421
Total Pages : 655 pages
Book Rating : 4.2/5 (434 download)

DOWNLOAD NOW!


Book Synopsis CMOS Digital Integrated Circuits by : Sung-Mo Kang

Download or read book CMOS Digital Integrated Circuits written by Sung-Mo Kang and published by . This book was released on 2002 with total page 655 pages. Available in PDF, EPUB and Kindle. Book excerpt: The fourth edition of CMOS Digital Integrated Circuits: Analysis and Design continues the well-established tradition of the earlier editions by offering the most comprehensive coverage of digital CMOS circuit design, as well as addressing state-of-the-art technology issues highlighted by the widespread use of nanometer-scale CMOS technologies. In this latest edition, virtually all chapters have been re-written, the transistor model equations and device parameters have been revised to reflect the sigificant changes that must be taken into account for new technology generations, and the material has been reinforced with up-to-date examples. The broad-ranging coverage of this textbook starts with the fundamentals of CMOS process technology, and continues with MOS transistor models, basic CMOS gates, interconnect effects, dynamic circuits, memory circuits, arithmetic building blocks, clock and I/O circuits, low power design techniques, design for manufacturability and design for testability.

IEE Proceedings

Download IEE Proceedings PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 34 pages
Book Rating : 4.:/5 (318 download)

DOWNLOAD NOW!


Book Synopsis IEE Proceedings by : Institution of Electrical Engineers

Download or read book IEE Proceedings written by Institution of Electrical Engineers and published by . This book was released on 1999 with total page 34 pages. Available in PDF, EPUB and Kindle. Book excerpt: Indexes IEE proceedings parts A through I

Low Power Methodology Manual

Download Low Power Methodology Manual PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 0387718192
Total Pages : 303 pages
Book Rating : 4.3/5 (877 download)

DOWNLOAD NOW!


Book Synopsis Low Power Methodology Manual by : David Flynn

Download or read book Low Power Methodology Manual written by David Flynn and published by Springer Science & Business Media. This book was released on 2007-07-31 with total page 303 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book provides a practical guide for engineers doing low power System-on-Chip (SoC) designs. It covers various aspects of low power design from architectural issues and design techniques to circuit design of power gating switches. In addition to providing a theoretical basis for these techniques, the book addresses the practical issues of implementing them in today's designs with today's tools.

Index to IEEE Publications

Download Index to IEEE Publications PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 1260 pages
Book Rating : 4.F/5 ( download)

DOWNLOAD NOW!


Book Synopsis Index to IEEE Publications by : Institute of Electrical and Electronics Engineers

Download or read book Index to IEEE Publications written by Institute of Electrical and Electronics Engineers and published by . This book was released on 1996 with total page 1260 pages. Available in PDF, EPUB and Kindle. Book excerpt:

Static Timing Analysis for Nanometer Designs

Download Static Timing Analysis for Nanometer Designs PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 0387938206
Total Pages : 588 pages
Book Rating : 4.3/5 (879 download)

DOWNLOAD NOW!


Book Synopsis Static Timing Analysis for Nanometer Designs by : J. Bhasker

Download or read book Static Timing Analysis for Nanometer Designs written by J. Bhasker and published by Springer Science & Business Media. This book was released on 2009-04-03 with total page 588 pages. Available in PDF, EPUB and Kindle. Book excerpt: iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Japanese Technical Abstracts

Download Japanese Technical Abstracts PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : 572 pages
Book Rating : 4.0/5 ( download)

DOWNLOAD NOW!


Book Synopsis Japanese Technical Abstracts by :

Download or read book Japanese Technical Abstracts written by and published by . This book was released on 1988 with total page 572 pages. Available in PDF, EPUB and Kindle. Book excerpt: