Efficient Design and Clocking for a Network-on-Chip

Download Efficient Design and Clocking for a Network-on-Chip PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : pages
Book Rating : 4.:/5 (869 download)

DOWNLOAD NOW!


Book Synopsis Efficient Design and Clocking for a Network-on-Chip by : Ayan Mandal

Download or read book Efficient Design and Clocking for a Network-on-Chip written by Ayan Mandal and published by . This book was released on 2013 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: As VLSI fabrication technology scales, an increasing number of processing elements (cores) on a chip makes on-chip communication a new performance bottleneck. The Network-on-Chip (NoC) paradigm has emerged as an efficient and scalable infrastructure to handle the communication needs for such multi-core systems. In most existing NoCs, design decisions are made assuming that the NoC operates at the same or lower clock speed as the cores, which slows down the communication system. A major challenge in designing a high speed NoC is the difficulty of distributing a high speed, low power clock across the chip. In this dissertation, we first propose several techniques to address the issue of distributing a high-speed, low power, low jitter clock across the IC. We primarily focus our attention on resonant standing wave oscillators (SWOs), which have recently emerged as a promising technique for high-speed, low power clock generation. In addition, we also present a dynamic programming based approach to synthesize a low jitter, low power buffered H-tree for clock distribution. In the second part of this dissertation, we use these efficient clock distribution schemes to present a novel fast NoC design that relies on source synchronous data transfer over a ring. In our source-synchronous design, the clock and data NoC are routed in parallel yielding a fast, robust design. Architectural simulations on synthetic and real traffic show that our source-synchronous NoC designs can provide significantly lower latency while achieving the same or better bandwidth compared to a state of the art mesh, while consuming lower area. The fact that the our ring-based NoC runs significantly faster than the mesh contributes to these improvements. Moreover, since our proposed NoC designs are fully synchronous, they are very amenable to testing as well. In the last part of this dissertation, we explore an alternate scheme of achieving high-speed on-chip data transfer using sinusoidal signals of different frequencies. The key advantage of our method is the ability to superimpose such sinusoids and thereby effectively send multiple logic values along the same wire in a clock cycle. Experimental results show that for the same throughput as that of a traditional scheme, we require significantly fewer wires. The electronic version of this dissertation is accessible from http://hdl.handle.net/1969.1/149325

Network-on-Chip

Download Network-on-Chip PDF Online Free

Author :
Publisher : CRC Press
ISBN 13 : 1351831968
Total Pages : 392 pages
Book Rating : 4.3/5 (518 download)

DOWNLOAD NOW!


Book Synopsis Network-on-Chip by : Santanu Kundu

Download or read book Network-on-Chip written by Santanu Kundu and published by CRC Press. This book was released on 2018-09-03 with total page 392 pages. Available in PDF, EPUB and Kindle. Book excerpt: Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issues restricting chip-on-chip communication efficiency, and explores Network-on-chip (NoC), a promising alternative that equips designers with the capability to produce a scalable, reusable, and high-performance communication backbone by allowing for the integration of a large number of cores on a single system-on-chip (SoC). This book provides a basic overview of topics associated with NoC-based design: communication infrastructure design, communication methodology, evaluation framework, and mapping of applications onto NoC. It details the design and evaluation of different proposed NoC structures, low-power techniques, signal integrity and reliability issues, application mapping, testing, and future trends. Utilizing examples of chips that have been implemented in industry and academia, this text presents the full architectural design of components verified through implementation in industrial CAD tools. It describes NoC research and developments, incorporates theoretical proofs strengthening the analysis procedures, and includes algorithms used in NoC design and synthesis. In addition, it considers other upcoming NoC issues, such as low-power NoC design, signal integrity issues, NoC testing, reconfiguration, synthesis, and 3-D NoC design. This text comprises 12 chapters and covers: The evolution of NoC from SoC—its research and developmental challenges NoC protocols, elaborating flow control, available network topologies, routing mechanisms, fault tolerance, quality-of-service support, and the design of network interfaces The router design strategies followed in NoCs The evaluation mechanism of NoC architectures The application mapping strategies followed in NoCs Low-power design techniques specifically followed in NoCs The signal integrity and reliability issues of NoC The details of NoC testing strategies reported so far The problem of synthesizing application-specific NoCs Reconfigurable NoC design issues Direction of future research and development in the field of NoC Network-on-Chip: The Next Generation of System-on-Chip Integration covers the basic topics, technology, and future trends relevant to NoC-based design, and can be used by engineers, students, and researchers and other industry professionals interested in computer architecture, embedded systems, and parallel/distributed systems.

Designing Reliable and Efficient Networks on Chips

Download Designing Reliable and Efficient Networks on Chips PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 1402097573
Total Pages : 200 pages
Book Rating : 4.4/5 (2 download)

DOWNLOAD NOW!


Book Synopsis Designing Reliable and Efficient Networks on Chips by : Srinivasan Murali

Download or read book Designing Reliable and Efficient Networks on Chips written by Srinivasan Murali and published by Springer Science & Business Media. This book was released on 2009-05-26 with total page 200 pages. Available in PDF, EPUB and Kindle. Book excerpt: Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.

Source-Synchronous Networks-On-Chip

Download Source-Synchronous Networks-On-Chip PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 1461494052
Total Pages : 151 pages
Book Rating : 4.4/5 (614 download)

DOWNLOAD NOW!


Book Synopsis Source-Synchronous Networks-On-Chip by : Ayan Mandal

Download or read book Source-Synchronous Networks-On-Chip written by Ayan Mandal and published by Springer Science & Business Media. This book was released on 2013-11-19 with total page 151 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks. The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized. Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.

Networks on Chips

Download Networks on Chips PDF Online Free

Author :
Publisher : Elsevier
ISBN 13 : 0080473563
Total Pages : 408 pages
Book Rating : 4.0/5 (84 download)

DOWNLOAD NOW!


Book Synopsis Networks on Chips by : Giovanni De Micheli

Download or read book Networks on Chips written by Giovanni De Micheli and published by Elsevier. This book was released on 2006-08-30 with total page 408 pages. Available in PDF, EPUB and Kindle. Book excerpt: The design of today's semiconductor chips for various applications, such as telecommunications, poses various challenges due to the complexity of these systems. These highly complex systems-on-chips demand new approaches to connect and manage the communication between on-chip processing and storage components and networks on chips (NoCs) provide a powerful solution. This book is the first to provide a unified overview of NoC technology. It includes in-depth analysis of all the on-chip communication challenges, from physical wiring implementation up to software architecture, and a complete classification of their various Network-on-Chip approaches and solutions. * Leading-edge research from world-renowned experts in academia and industry with state-of-the-art technology implementations/trends * An integrated presentation not currently available in any other book * A thorough introduction to current design methodologies and chips designed with NoCs

Analysis and Design of Networks-on-Chip Under High Process Variation

Download Analysis and Design of Networks-on-Chip Under High Process Variation PDF Online Free

Author :
Publisher : Springer
ISBN 13 : 3319257668
Total Pages : 156 pages
Book Rating : 4.3/5 (192 download)

DOWNLOAD NOW!


Book Synopsis Analysis and Design of Networks-on-Chip Under High Process Variation by : Rabab Ezz-Eldin

Download or read book Analysis and Design of Networks-on-Chip Under High Process Variation written by Rabab Ezz-Eldin and published by Springer. This book was released on 2015-12-16 with total page 156 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Handbook of Hardware/Software Codesign

Download Handbook of Hardware/Software Codesign PDF Online Free

Author :
Publisher : Springer
ISBN 13 : 9789401772662
Total Pages : 0 pages
Book Rating : 4.7/5 (726 download)

DOWNLOAD NOW!


Book Synopsis Handbook of Hardware/Software Codesign by : Soonhoi Ha

Download or read book Handbook of Hardware/Software Codesign written by Soonhoi Ha and published by Springer. This book was released on 2017-10-11 with total page 0 pages. Available in PDF, EPUB and Kindle. Book excerpt: This handbook presents fundamental knowledge on the hardware/software (HW/SW) codesign methodology. Contributing expert authors look at key techniques in the design flow as well as selected codesign tools and design environments, building on basic knowledge to consider the latest techniques. The book enables readers to gain real benefits from the HW/SW codesign methodology through explanations and case studies which demonstrate its usefulness. Readers are invited to follow the progress of design techniques through this work, which assists readers in following current research directions and learning about state-of-the-art techniques. Students and researchers will appreciate the wide spectrum of subjects that belong to the design methodology from this handbook.

Design of Cost-Efficient Interconnect Processing Units

Download Design of Cost-Efficient Interconnect Processing Units PDF Online Free

Author :
Publisher : CRC Press
ISBN 13 : 1420044729
Total Pages : 292 pages
Book Rating : 4.4/5 (2 download)

DOWNLOAD NOW!


Book Synopsis Design of Cost-Efficient Interconnect Processing Units by : Marcello Coppola

Download or read book Design of Cost-Efficient Interconnect Processing Units written by Marcello Coppola and published by CRC Press. This book was released on 2020-10-14 with total page 292 pages. Available in PDF, EPUB and Kindle. Book excerpt: Streamlined Design Solutions Specifically for NoC To solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques. A Balanced Analysis of NoC Architecture As the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain: how the SoC and NoC technology works why developers designed it the way they did the system-level design methodology and tools used to configure the Spidergon STNoC architecture differences in cost structure between NoCs and system-level networks From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors – all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns.

Microarchitecture of Network-on-Chip Routers

Download Microarchitecture of Network-on-Chip Routers PDF Online Free

Author :
Publisher : Springer
ISBN 13 : 1461443016
Total Pages : 183 pages
Book Rating : 4.4/5 (614 download)

DOWNLOAD NOW!


Book Synopsis Microarchitecture of Network-on-Chip Routers by : Giorgos Dimitrakopoulos

Download or read book Microarchitecture of Network-on-Chip Routers written by Giorgos Dimitrakopoulos and published by Springer. This book was released on 2014-08-27 with total page 183 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book provides a unified overview of network-on-chip router micro-architecture, the corresponding design opportunities and challenges, and existing solutions to overcome these challenges. The discussion focuses on the heart of a NoC, the NoC router, and how it interacts with the rest of the system. Coverage includes both basic and advanced design techniques that cover the entire router design space including router organization, flow control, pipelined operation, buffering architectures, as well as allocators’ structure and algorithms. Router micro-architectural options are presented in a step-by-step manner beginning from the basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of NoC routers' architecture, the associated design challenges, and the available solutions.

Designing 2D and 3D Network-on-Chip Architectures

Download Designing 2D and 3D Network-on-Chip Architectures PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 1461442745
Total Pages : 271 pages
Book Rating : 4.4/5 (614 download)

DOWNLOAD NOW!


Book Synopsis Designing 2D and 3D Network-on-Chip Architectures by : Konstantinos Tatas

Download or read book Designing 2D and 3D Network-on-Chip Architectures written by Konstantinos Tatas and published by Springer Science & Business Media. This book was released on 2013-10-08 with total page 271 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools. Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliability. Case studies are used to illuminate new design methodologies.

Design of High Performance, Energy Efficient, and Reliable Network-on-chip (NoC) Architectures

Download Design of High Performance, Energy Efficient, and Reliable Network-on-chip (NoC) Architectures PDF Online Free

Author :
Publisher :
ISBN 13 :
Total Pages : pages
Book Rating : 4.:/5 (435 download)

DOWNLOAD NOW!


Book Synopsis Design of High Performance, Energy Efficient, and Reliable Network-on-chip (NoC) Architectures by : Dongkook Park

Download or read book Design of High Performance, Energy Efficient, and Reliable Network-on-chip (NoC) Architectures written by Dongkook Park and published by . This book was released on 2008 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt:

Networks on Chip

Download Networks on Chip PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 0306487276
Total Pages : 304 pages
Book Rating : 4.3/5 (64 download)

DOWNLOAD NOW!


Book Synopsis Networks on Chip by : Axel Jantsch

Download or read book Networks on Chip written by Axel Jantsch and published by Springer Science & Business Media. This book was released on 2007-05-08 with total page 304 pages. Available in PDF, EPUB and Kindle. Book excerpt: As the number of processor cores and IP blocks integrated on a single chip is steadily growing, a systematic approach to design the communication infrastructure becomes necessary. Different variants of packed switched on-chip networks have been proposed by several groups during the past two years. This book summarizes the state of the art of these efforts and discusses the major issues from the physical integration to architecture to operating systems and application interfaces. It also provides a guideline and vision about the direction this field is moving to. Moreover, the book outlines the consequences of adopting design platforms based on packet switched network. The consequences may in fact be far reaching because many of the topics of distributed systems, distributed real-time systems, fault tolerant systems, parallel computer architecture, parallel programming as well as traditional system-on-chip issues will appear relevant but within the constraints of a single chip VLSI implementation.

On-Chip Communication Architectures

Download On-Chip Communication Architectures PDF Online Free

Author :
Publisher : Morgan Kaufmann
ISBN 13 : 0080558283
Total Pages : 541 pages
Book Rating : 4.0/5 (85 download)

DOWNLOAD NOW!


Book Synopsis On-Chip Communication Architectures by : Sudeep Pasricha

Download or read book On-Chip Communication Architectures written by Sudeep Pasricha and published by Morgan Kaufmann. This book was released on 2010-07-28 with total page 541 pages. Available in PDF, EPUB and Kindle. Book excerpt: Over the past decade, system-on-chip (SoC) designs have evolved to address the ever increasing complexity of applications, fueled by the era of digital convergence. Improvements in process technology have effectively shrunk board-level components so they can be integrated on a single chip. New on-chip communication architectures have been designed to support all inter-component communication in a SoC design. These communication architecture fabrics have a critical impact on the power consumption, performance, cost and design cycle time of modern SoC designs. As application complexity strains the communication backbone of SoC designs, academic and industrial R&D efforts and dollars are increasingly focused on communication architecture design. On-Chip Communication Architecures is a comprehensive reference on concepts, research and trends in on-chip communication architecture design. It will provide readers with a comprehensive survey, not available elsewhere, of all current standards for on-chip communication architectures. A definitive guide to on-chip communication architectures, explaining key concepts, surveying research efforts and predicting future trends Detailed analysis of all popular standards for on-chip communication architectures Comprehensive survey of all research on communication architectures, covering a wide range of topics relevant to this area, spanning the past several years, and up to date with the most current research efforts Future trends that with have a significant impact on research and design of communication architectures over the next several years

High-Speed Clock Network Design

Download High-Speed Clock Network Design PDF Online Free

Author :
Publisher : Springer Science & Business Media
ISBN 13 : 147573705X
Total Pages : 191 pages
Book Rating : 4.4/5 (757 download)

DOWNLOAD NOW!


Book Synopsis High-Speed Clock Network Design by : Qing K. Zhu

Download or read book High-Speed Clock Network Design written by Qing K. Zhu and published by Springer Science & Business Media. This book was released on 2013-03-14 with total page 191 pages. Available in PDF, EPUB and Kindle. Book excerpt: High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.

Autonomic Networking-on-Chip

Download Autonomic Networking-on-Chip PDF Online Free

Author :
Publisher : CRC Press
ISBN 13 : 1351833715
Total Pages : 286 pages
Book Rating : 4.3/5 (518 download)

DOWNLOAD NOW!


Book Synopsis Autonomic Networking-on-Chip by : Phan Cong-Vinh

Download or read book Autonomic Networking-on-Chip written by Phan Cong-Vinh and published by CRC Press. This book was released on 2018-09-03 with total page 286 pages. Available in PDF, EPUB and Kindle. Book excerpt: Despite the growing mainstream importance and unique advantages of autonomic networking-on-chip (ANoC) technology, Autonomic Networking-On-Chip: Bio-Inspired Specification, Development, and Verification is among the first books to evaluate research results on formalizing this emerging NoC paradigm, which was inspired by the human nervous system. The FIRST Book to Assess Research Results, Opportunities, & Trends in "BioChipNets" The third book in the Embedded Multi-Core Systems series from CRC Press, this is an advanced technical guide and reference composed of contributions from prominent researchers in industry and academia around the world. A response to the critical need for a global information exchange and dialogue, it is written for engineers, scientists, practitioners, and other researchers who have a basic understanding of NoC and are now ready to learn how to specify, develop, and verify ANoC using rigorous approaches. Offers Expert Insights Into Technical Topics Including: Bio-inspired NoC How to map applications onto ANoC ANoC for FPGAs and structured ASICs Methods to apply formal methods in ANoC development Ways to formalize languages that enable ANoC Methods to validate and verify techniques for ANoC Use of "self-" processes in ANoC (self-organization, configuration, healing, optimization, protection, etc.) Use of calculi for reasoning about context awareness and programming models in ANoC With illustrative figures to simplify contents and enhance understanding, this resource contains original, peer-reviewed chapters reporting on new developments and opportunities, emerging trends, and open research problems of interest to both the autonomic computing and network-on-chip communities. Coverage includes state-of-the-art ANoC architectures, protocols, technologies, and applications. This volume thoroughly explores the theory behind ANoC to illustrate strategies that enable readers to use formal ANoC methods yet still make sound judgments and allow for reasonable justifications in practice.

Designing Network On-Chip Architectures in the Nanoscale Era

Download Designing Network On-Chip Architectures in the Nanoscale Era PDF Online Free

Author :
Publisher : CRC Press
ISBN 13 : 1439837112
Total Pages : 515 pages
Book Rating : 4.4/5 (398 download)

DOWNLOAD NOW!


Book Synopsis Designing Network On-Chip Architectures in the Nanoscale Era by : Jose Flich

Download or read book Designing Network On-Chip Architectures in the Nanoscale Era written by Jose Flich and published by CRC Press. This book was released on 2010-12-18 with total page 515 pages. Available in PDF, EPUB and Kindle. Book excerpt: Going beyond isolated research ideas and design experiences, Designing Network On-Chip Architectures in the Nanoscale Era covers the foundations and design methods of network on-chip (NoC) technology. The contributors draw on their own lessons learned to provide strong practical guidance on various design issues.Exploring the design process of the

Exploration of semiconductor Product

Download Exploration of semiconductor Product PDF Online Free

Author :
Publisher : Andrew .J
ISBN 13 :
Total Pages : 591 pages
Book Rating : 4./5 ( download)

DOWNLOAD NOW!


Book Synopsis Exploration of semiconductor Product by : Andrew .J

Download or read book Exploration of semiconductor Product written by Andrew .J and published by Andrew .J. This book was released on 2024-05-11 with total page 591 pages. Available in PDF, EPUB and Kindle. Book excerpt: The semiconductor market refers to the industry involved in the design, development, manufacturing, and distribution of semiconductors, which are the building blocks of electronic devices. Semiconductors are materials with electrical conductivity between that of conductors (such as metals) and insulators (such as plastics). They are primarily made of silicon, although other materials like gallium arsenide, germanium, and indium phosphide are also used. The semiconductor market has experienced significant growth over the years due to the increasing demand for electronic devices and advancements in technology. The market is driven by various factors such as the growing demand of smartphones and mobile devices, the expansion of the automotive industry, the rise of Internet of Things (IoT) devices, and the development of emerging technologies like artificial intelligence (AI), virtual reality (VR), and autonomous vehicles, etc. To sum up, the semiconductor market is a dynamic and rapidly evolving industry that plays a critical role in shaping the modern technological landscape. Its growth is driven by advancements in various sectors, and it continues to be a key enabler of innovation and technological progress. The range of individual technological elements necessary for the semiconductor industry is extensive, leading to the publication of numerous technical books across various domains. (while it is understandable that advanced technologies specific to each company are not publicly disclosed due to concerns regarding potential leaks) These publications have undeniably played a significant role in aiding professionals and students for establishing a solid foundation of knowledge. In addition to the importance of individual technologies, it is necessary to examine what final products emerge as these technologies converge. While consumer electronics such as PCs and smartphones vary, there are common aspects among the semiconductor products that constitute them. Should one seek more comprehensive materials, it often entails a costly purchase of white paper. In this book, we aim to delve into a more in-depth discussion of the semiconductor market, with an emphasis on the product perspective. To accomplish this, we will extensively draw upon various academic and market resources. Additionally, in order to foster a comprehensive understanding of the market, it is necessary to have a certain level of familiarity with technical elements. Therefore, some technical explanations alongside the discussions is provided. In this book, we primarily focus on the FAB (Fabrication) domain. This book is divided into three major parts. Part 1 provides an overview of the semiconductor market, covering the definition, significance, supply chain structure, regional characteristics, challenges, and more within the semiconductor industry. Part 2, the major portion of this book, offers a comprehensive explanation of the most widely used types of semiconductor products. Particularly high market share products, notably Microcomponents, APs, and memory semiconductors, will have separate in-depth descriptions provided in the appendix. Finally, Part 3 will outline the general process by which these products are designed, focusing on a typical perspective, up to the stage just before Foundry.